Detailseite
Projekt Druckansicht

Entwicklung effizienter 3D integrierter DRAM Subsystem-Architekturen mittels detaillierter Entwurfsraumexploration und Modellierung

Fachliche Zuordnung Rechnerarchitektur, eingebettete und massiv parallele Systeme
Förderung Förderung von 2013 bis 2019
Projektkennung Deutsche Forschungsgemeinschaft (DFG) - Projektnummer 248750294
 
Erstellungsjahr 2018

Zusammenfassung der Projektergebnisse

The ever increasing importance of the DRAM subsystem attached to HPC or embedded computing systems fosters the modeling of DRAM subsystems on different abstraction levels. In 3D-DRAM subsystems the proximity to the underlying SoC in the stack increases the need to have detailed models in terms of bank level architectures and improved detailed DRAM power models to cope with thermal issues. In this project, we investigated new modeling techniques on system-level (ESL) with a holistic simulation framework (DRAMSys) and on architecture-level (DRAMSpec) that uses as abstraction level the DRAM bank. The improved DRAMPower modeling tool permits exhaustive DSEs and various investigations on 3D-DRAMs, Low-Power-DRAMs, commodity DRAMs, and many other DRAM types. DRAMPower and DRAMSpec are made public available and a release of DRAMSys is planned for this year. These models require continuous improvements, especially in terms of scaling and new technologies. We have tackled this with a new DRAM measurement infrastructure to calibrate our models with real measurement data. A new address mapping method, the ConGen methodology, and a refresh-aware scheduler were investigated to derive an optimized memory address mapping for specific applications and to reduce the influence of refresh on the system performance accordingly.

Projektbezogene Publikationen (Auswahl)

 
 

Zusatzinformationen

Textvergrößerung und Kontrastanpassung